# CS & IT

# ENGINERING

# COMPUTER ORGANIZATION AND ARCHITECTURE

**Cache Organization** 



Lecture No.- 3

# **Recap of Previous Lecture**







# **Topics to be Covered**









Topic Cache Write

Topic Cache Mapping



## **Topic: Cache Write or Write Propagation**



- 1. Write Through
- 2. Write Back





## [MCQ]



#Q. A system has a write through cache with access time of 100ns and hit ratio of 90%. The main memory access time is 1000ns. The 70% of memory references are for read operations.

- Average memory access time for read operations only = 0.9\*100+0.1\*100=190 ns
- Average memory access time for write operations only = 1000 ns
- Average memory access time for read-write operations both  $0.4 \times 1000 = 433 \text{ ns}$
- Effective Hit ratio = 0.7 \* 0.9= 0.63 or 63%

Total mem ref. 30%, write 70% Read ret ret 90%.

What

only cm Miss miss mm mm mm accessed accessed accessed a ccessed



# Topic: T<sub>avg</sub> in Write Back Cache



pending

#### [NAT]



#Q. The memory access time is 2 nanosecond for a read operation with a hit in cache, 5 nanoseconds for a read operation with a miss in cache, 4 nanoseconds for a write operation with a hit in cache and 10 nanoseconds for a write operation with a miss in cache. Execution of a sequence of instructions involves 70 memory operand read operations and 30 memory operand write operations. The cache hit- ratio is 0.9. The average memory access time (in nanoseconds) in executing the sequence of

|      | 1 Read | write |
|------|--------|-------|
| rit  | 2n5    | 4115  |
| miss | 5h5    | 10 ns |

instructions is?

Tang read = 
$$(0.9 * 2) + (0.1 * 5) = 2.3 \text{ ns}$$
  
Tang write =  $(0.9 * 4 \text{ ns} + 0.19 * 10) = 4.6 \text{ ns}$ 

Read = 
$$\frac{70}{100} = 0.7$$

write = 
$$\frac{30}{100} = 0.3$$

$$t_{avg} = (0.7 * 2.3 ns) + (0.3 * 4.6 ns)$$

$$= 2.99 ns$$



#### **Topic: Write Allocate vs No Write Allocate**



Write Allocate:

, with write back cache by default

>with write through by default

The missed block is loaded in cache on a write miss.

No Write Allocate:

The block is modified in the main memory and not loaded into the cache.



## **Topic: Write Through with No Write Allocate**



tect

Read

Miss

required content trom cache

CPU reads required content trom mm. CPU Copies missed block from mm to cache, and if any block is replaced from cache then it is just removed from cache. No write back needed.

Feit

coulte operations in cache and mm simultaneously Miss
CPU perforems
write operation
on mm and does
not king block
to cache



#### **Topic: Write Back with Write Allocate**



Read

Heit

required content from cache miss

CPU reads required content from mm. CPU Copies missed block trom mm to cache, and A block is replaced from Cache; then conite it back to main memory of it is a modified block.

CPU performs avite in cache

CPU kings missed block from mm to cache, then perform with in Cache.

If any block is replaced from cache then write it is back to mm if it is a modified block.



#Q. Size of data sent to main memory from CPU:

- For write hit, when a write through cache is used?
- For write miss, when a write through cache is used?
- For write hit, when a write back cache is used?
- For write miss, when a write back cache is used?



#Q. Size of data sent from main memory to cache:

- For write hit, when a write through cache is used?
- For write miss, when a write through cache is used?
- For write hit, when a write back cache is used?
- For write miss, when a write back cache is used?



## 2 mins Summary



Topic

Cache Write

Topic

Cache Mapping





# Happy Learning THANK - YOU